

## TRIO

ロウ

## SER/IGE

### Model TR-9000 PS-20 BO-9



#### **CONTENTS**

| BLOCK DIAGRAM                            | 2  | TX Unit (X56-1360-XX)   | 1.7 |
|------------------------------------------|----|-------------------------|-----|
| CIRCUIT DESCRIPTION                      |    | PARTS LIST              | 1.5 |
| OUTSIDE VIEWS                            |    | PACKING                 | 26  |
| PC BOARD/CIRCUIT DIAGRAM                 |    | DISASSEMBLY             | 26  |
| Switch Unit (X41-1290-11)                | 10 | REFERENCE DATA          | 30  |
| Final Unit (X45-1140-XX)                 |    | PS-20                   | 31  |
| Carrier Unit (X50-1630-11)               |    | SYSTEM BASE BO-9        | 33  |
| SIDE TONE Unit (X52-1140-10)             |    | LEVEL DIAGRAM           | 34  |
| MODE, MEMORY, SCAN, TX OFF SET, PC Board |    | ADJUSTMENTS             | 35  |
| PLL Unit (X50-1620-XX)                   |    | WIRE HARNESS            | 42  |
| Control Unit (X53-1160-XX)               |    | SCHEMATIC DIAGRAM       | 12  |
| RX Unit (X55-1260-XX)                    |    | SPECIFICATIONS BACK COV | ER  |
|                                          |    |                         |     |

2m ALL MODE TRANSCEIVER

# **BLOCK DIAGRAM (K)** Carrier Unit (X50 1630 11) TX Unit (X56-1370-10) od G CAR

#### **RX Section**

The front end unit is comprised of a dual gate MOS FET and helical resonator. The 2-stage MCF (Monolithic Crystal Filter) following the 1st mixer Q2 (3SK74) provides excellent 2-signal characteristic and high sensitivity.

The IF signal from the MCF is divided and applied to the SSB and FM circuits. The SSB signal passes through the NB (Noise Blanker) gate crystal filter (10H2.2SD) and is amplified by the transmit/receive IF amplifier, Q27, Q28 and 29, and is then demodulated into an audio signal by the product detector.

In the NB circuit, the signal from the MCF passes through the buffer amplifier Q6 and is fed to the 2nd mixer Q7. This signal is converted 455 kHz and the noise is amplified by two stages for switching the NB gate. The NB is front panel controlled.

In the AGC circuit, the signal from the final IF stage is detected and amplified, and the time constant is automatically select according to the mode of operation, FAST in CW mode and SLOW in SSB mode. The AGC signal is applied to the 3-stage IF amplifier, Q27, 28 and 29 (3SK74), and the RF amplifier Q1. The AGC voltage is also used for meter indication.

In the FM circuit, the signal from the ceramic filter CFW-. 455E is amplified by the IF amplifier Q13 (TA7302P). The auto scan stop signal is applied to the micro-computer from the squelch circuit.

The detected AF signal is amplified by the AF amplifier Q18, a 2SC1815(Y). The amplified signal passes through the LPF (Low Pass Filter) Q19, a 2SC1815(Y) and is power-amplified by Q26, (HA1366W) via the AF GAIN control to drive the speaker.

|                                       | 1    |                                          | <del></del> | Rating |      | г  |  |
|---------------------------------------|------|------------------------------------------|-------------|--------|------|----|--|
| Item                                  | Sym- | Condition                                |             | Unit   |      |    |  |
|                                       | bol  | (Ta = 25°C)                              | MIN         | TYP    | MAX  |    |  |
| DC current with no input              | la   | Vin = 0                                  | _           | 30.0   | 60.0 | mA |  |
| Gain in voltage                       | Gv   | Vin = -50 dB                             | 50.0        | 52.5   | 55.0 | dB |  |
| Output power                          | Ро   | THD = 10%                                | 4.5         | 5.5    | -    | W  |  |
| Distortion                            | THD  | Po = 0.5W                                | _           | _      | 1.5  | %  |  |
| Noise level                           | WBN  | Rg = 10 kΩ,<br>BW = 20 Hz ~<br>20 kHz    | _           | _      | 2.0  | mV |  |
| Hum ratio                             | HR   | f = 500 Hz                               | 28.0        | -      | _    | dB |  |
| Voltage allowance with a shorted load |      | f = 500 Hz<br>Vin = 10 mV,<br>t = 5 sec. | 16.0        | _      |      | ٧  |  |

| Rank    | 1           | 2            | 3           |
|---------|-------------|--------------|-------------|
| Gv (dB) | 50.0 ~ 52.2 | 51.4 ~ 53.6° | 52.8 ~ 55.0 |

Table 1. HA1366W (RX Unit: Q26)

| ltem                                            | Rating           |
|-------------------------------------------------|------------------|
| Nominal center frequency                        | 455 kHz          |
| 6 dB bandwidth                                  | ±7.5 kHz or more |
| 50 dB bandwidth                                 | ±15 kHz or less  |
| Ripple (within 455 ±5 kHz)                      | 3 dB or less     |
| Loss                                            | 6 dB or less     |
| Guaranteed attenuation<br>within 455 ± 100 kHz) | 35 dB or more    |
| Input and output impedance                      | 1.5 kΩ           |

Table 2. Ceramic filter (L72-0316-05) CFW455E (RX Unit: CF1)

| ltem                          | Rating                                                   |
|-------------------------------|----------------------------------------------------------|
| Nominal center frequency (fo) | 10.695 MHz                                               |
| Center frequency              | Within fo ±200 Hz at 6 dB                                |
| Pass bandwidth                | 2.2 kHz or less at 6 dB                                  |
| Attenuation bandwidth         | ± 1.5 kHz or less at 20 dB<br>± 2.4 kHz or less at 60 dB |
| Ripple                        | Less than 2 dB                                           |
| Loss                          | Less than 5 dB                                           |
| Guaranteed attenuation        | 60 dB or more within ±40 kHz                             |
| Input and output impedance    | 600Ω ±10%/15 pF ±10%                                     |

Table 3. Crystal filter (L71-0215-05) 10H2.2SD (RX Unit: XF2)

| ltem                          | Rating                                                                                                                                                   |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Nominal center frequency (fo) | 10.695 MHz                                                                                                                                               |
| Pass bandwidth                | ±7.5 kHz or more at 3 dB                                                                                                                                 |
| Attenuation bandwidth         | ±25 kHz or less at 40 dB<br>±45 kHz or less at 60 dB                                                                                                     |
| Guaranteed attenuation        | 70 dB or more within ±1 MHz     Spurious level = 40 dB or more     at fo ~ fo + 500 kHz     Spurious level = 80 dB or more     at fo − (910 kHz ±10 kHz) |
| Ripple<br>Loss                | 1.0 dB or less<br>1.5 dB or less                                                                                                                         |
| Impedance                     | 3 kΩ/0 pF                                                                                                                                                |

Table 4. MCF (L71-0216-05) (RX Unit: XF1)

#### TX Section

The microphone signal is amplified by the SSB/FM microphone amplifier Q1, a 2SC2240 (GR). This is then divided and fed to the SSB and FM circuits. SSB signal passes through the MIC GAIN control and is fed to the RX

For Service Manuals Contact MAURITRON TECHNICAL SERVICES 8 Cherry Tree Rd, Chinnor Oxon OX9 4QY Tel:- 01844-351694 Fax:- 01844-352554 Email:- enquiries@mauritron.co.uk

unit where the signal is amplified by two stages and is then applied to the balanced modulator together with the carrier signal (10.695 MHz). The DSB (Double Side Band) signal from the buffer amplifier Q37, a 2SK61 (GR) is fed to the transmit/receive crystal filter to produce an SSB signal. This signal is amplified and applied to the transmit balanced mixer, Q5 and Q6, 2SK61 (GR), in the TX unit. The FM signal is limiter-amplified by Q2 (TA7061AP) and is directly modulated by a 1S2208 diode. The modulated signal is applied to the mixer through the oscillator circuit Q3 (10,695 MHz) and buffer amplifier Q4 a 2SC460 (B). The remaining circuits are common to all the operating modes. The 4-stage BPF (Band Pass Filter) next to the mixer is used to eliminate unwanted spurious signals. After filtering, the signal is amplified by Q7, a 3SK74 (L) to drive the final unit via Q8 (2SC2538).

In the ALC circuit, the drive output from Q8 is amplified by Q9, a 2SC2603 (E) and is applied to the 2nd gates of the predriver Q7 and IF amplifier Q27.

The HI/LOW selection and protection in the FM and CW modes is accomplished by changing the source voltage of Q7, the predriver. In CW mode, the keying circuit controls the transmit balanced mixer B + line and the base circuit of the predriver Q8 by the switching action of Q10, a 2SC1015 (Y). This signal, fed to the final unit, is power-amplified by the power module (M57713), and is then output to the antenna through, the LPF (Low Pass Filter). The M57713 is designed to provide excellent power, idle current, IMD and "f" characteristics, thus insuring stabilized performance.

| 1tem                       | Symbol  | Tc (°C) | Rating        |
|----------------------------|---------|---------|---------------|
| Operating voltage          | Vcc     | 25      | 17V           |
| DC current                 | lcc     | 25      | 6A            |
| Operating case temperature | Tc (op) | _       | -30 ~ + 110°C |
| Storage temperature        | Tstg    | _       | -40 ~ + 110°C |
| Base bias voltage          | Vвв     | 25      | 10V           |

Table 5. Power module (V30-1131-06) M57713 MAX Rating (Final Unit: Q5)



Fig. 1 Power module (V30-1131-06) Equivalent Circuit



| EQ         |
|------------|
| FREQ (MHz) |
| 133.305    |
| ~ 135.285  |
| 133.305    |
| ~ 135.3049 |
| 133.3065   |
| ~135.3064  |
| 133.3035   |
| ~ 135.3034 |
|            |

| HET OS | C FREQ THO |
|--------|------------|
| MODE   | FREQ (MHz) |
| FM1    | 14.20055   |
| FM2    | 14.20055   |
| FM2    | ~14.20165  |
| USB    | 14.20072   |
| CW     | ~14.20182  |
|        | 14.20039   |
| LSB    | ~14.20149  |
|        |            |

| PLL HET | T FREQ TH  |
|---------|------------|
| MODE    | FREQ (MHz) |
| FM1     | 127.805    |
| FM2     | 127.805    |
|         | ~ 127.8149 |
| USB     | 127.8065   |
| cw      | ~ 127.8164 |
|         | 127.8035   |
| LSB     | ~ 127.8134 |
|         |            |

#### PLL Unit (X50-1620-11)

Fig. 2 shows a basic block diagram of PLL circuit. The signal from the VCO (Q1, a 2SK19 (GR)) passes through the buffer amplifier formed by Q2, a 2SC1923 (O) and Q5, a 3SK74 (L), and is then mixed with the HET (Heterodyne) signal by Q13, a 2SC1923 (O) to produce  $5.5 \sim 7.49$  MHz signal. This signal is amplified by Q10, 11 and Q12, 2SC460 (B) and is frequency-divided by Q18 (TC9122P) according to the BCD data (MHz, 100 kHz and 10 kHz order) from the control unit, to produce 10 kHz comparison signal. Simultaneously, the 10.24 MHz signal from the RX unit is frequency-divided to 1/1024 by Q17 (TC5082P-GL) to produce 10 kHz reference signal. These signals are phase-compared by Q16 (TC5081P) and fed to the LPF formed by Q8 and Q9, and the resulting control voltage is applied to the VCO vari-cap tuning diode.

The 14.2 MHz VCO HET signal is generated by crystal oscillator Q6. a 2SC460 (B), and is then multiplied 9 times by D4 (1SS16) to produce a 127.8 MHz signal. This signal is then applied to the mixer, Q13, a 2SC1923 (O).

The crystal oscillator circuit has two vari-cap diodes to control frequency. A DC signal, corresponding to 0  $\sim$  9.9 kHz produced by the control unit (X53-1160-00), is voltage converted by Q7, a 2SK30A (GR) and is fed to the vari-cap D6 (1S2208) to control the frequency. The other vari-cap D5 (1SV50S) is used to shift the frequency (fuse = f<sub>FM</sub> + 1.5 kHz, fLSB = f<sub>FM</sub> - 1.5 kHz) according to the operating mode and to afford RIT (Receive Incremental Tuning) frequency.



Fig. 3 TC5081P (PLL Unit : Q16)

Phase comparator timing chart



Fig. 4 TC5081P (PLL Unit: Q16)



Fig. 5 TC9122P (PLL Unit: Q18)

| Pin<br>Pout                              | N                                      | Name                       |     |                                                                                                                                                                                               | Content and operation             |  |  |  |  |  |  |  |               | Remarks |
|------------------------------------------|----------------------------------------|----------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--|--|--|--|---------------|---------|
|                                          | Programmable counter<br>input terminal |                            |     | Programmable counter input terminal to which the signal to be divided is input.                                                                                                               |                                   |  |  |  |  |  |  |  | Build-in bias |         |
|                                          | Programmable counter output terminal.  |                            | inp | Programmable counter output terminal. Output is 1/N of the input frequency. The output pulse width equals 5 bit of the input.                                                                 |                                   |  |  |  |  |  |  |  |               |         |
| A, ~ A,<br>B, ~ B,<br>C, ~ C,<br>D, ~ D. | ×1<br>×10<br>×100<br>×1000             | Program input<br>terminals |     | Ferminal to set the dividing retio. The following input combination is prohibited.  N. A1, A3, A4, B8, B9, B8, C1, C1, C2, C1, C2, C3, C3, C3, C4, C3, C4, C4, C4, C4, C4, C4, C4, C4, C4, C4 | Built-in<br>pull-down<br>resistor |  |  |  |  |  |  |  |               |         |

Table 6. Functions of TC 9122P (PLL Unit: Q18)

#### CONTROL Unit (X53-1160-11)

Fig. 8 shows the basic configuration of control unit. Utilizing the micro-computer to it's full advantage, this control circuit has been designed for a minimum of peripheral control circuits.

#### Indicator

The indicator is a dynamic lighting (scanning) type, using 5-digit LED's. The BCD code data available at the micro-computer D port (pins 8-11) is converted into 7-segment data by the decoder driver Q18 (TC5022BP), so that transistors Q5-9, 2SC1815 (Y) are switched (scanned) in sequence by the digit signal from the E and F ports (pins 12-16) and light the LEDs.

#### PLL Data Output

The PLL MHz. 100 kHz and 10 kHz order data outputs are available directly from the BCD code at the G, H and I ports (pins 22-32). For the 1 kHz and 100 Hz order data, only the indicator data (1 kHz and 100 Hz order) are stored in the dual latch, Q16 (MN1201A) to produce the data for each digit.

This 2-digit data is converted to a corresponding DC voltage by the D/A converter, a combination of solid resistors (R6-20).

The MHz, 100 kHz and 10 kHz order data are 550 at 4.00, 650 at 5.00 and 749 at 5.99, respectively (3-digit BCD code).

#### • Reset Circuit

The reset circuit is a voltage detecting type. When the source voltage of the micro-computer is increased and exceeds about 3.5V, a current flows into D20, causing Q11,

a 2SC1815 (Y) to turn ON, which in turn sets the collector of Q10, a 2SC1815 (Y) high, and a reset pulse is input to the micro-computer through the CR differentiation circuit.

- Encoder and UP/DOWN Inputs
   Fig. 7 shows the output signal from the encoder # (50 steps per rotation). This signal is used to discriminate UP and DOWN counts within the micro-computer. The UP
  - and DOWN counts within the micro-computer. The UP count starts when U/D is H level at the down edge of the clock signal, and the DOWN count when U/D is L level.
- Tone Oscillator Circuit
  - When the output for the micro-computer tone oscillator is H level, Q12, a 2SC1815 (Y) is energized, allowing a current to flow into the piezo-electric buzzer oscillator, Q13, a 2SC1815 (Y), producing a tone.
- Switching Circuit
  - Each of the switches in the control unit are used to select the control pulses output from the micro-computer. Fig. 8 shows a block diagram of the control unit. For actual operation of this unit, the micro-computer input and output terminals must be connected. The diodes (see circuit diagram) are used to prevent control pulses from entering the wrong circuits.





Fig. 7 Rotary encoder (W02-0308-05)



#### • Scan Circuit

This circuit is active when the SCAN switch is depressed. During operation, counting and all other functions are effected within the micro-computer. The scan stops by pressing the HOLD switch or by setting the transmit signal (9T) to H level. The scan stops for a brief period of time when the squelch stop signal (SS terminal) becomes H level. This signal is used to stop the scan in 10 kHz or 20 kHz step. The changes in the 10 kHz PLL data each are differentiated as is or are inverted by Q19, 20 to obtain OR data so that pulses are output each time the data is changed. These pulses are applied to the microcomputer scan stop terminal (4) to slow down the scan operation.

#### Control Power Circuit

The indicator operates on 5V available at transistor Q14, a 2SC496 (Y). The micro-computer operates on 6V supplied by the AVR (Automatic Voltage Regulator) IC, Q17 (NJM78L06K), supplied through a reverse current blocking diode, D11.

#### Backup Circuit

When the POWER SW is turned OFF, the micro-computer operates from the backup power source when the micro-computer INT terminal (pin 6) is at L level. At this time, all

| Pin<br>No. | Pin  | Input<br>signal | Output<br>signal | Description                                     | Puise |
|------------|------|-----------------|------------------|-------------------------------------------------|-------|
| 1          | CL1  |                 |                  | Clock signal 400 kHz                            | 1     |
| 2          | PCO  | 0               |                  | Normally L, H at prohibited transmitting        |       |
| 3          | PC1  | 0               |                  | Normally L, H at Tone ON                        |       |
| 4          | PC2  | 0               |                  | Squelch signal, H at Busy stop                  |       |
| 5          | PC3  | 0               |                  | Normally L, H at transmit                       |       |
| 6          | INT  | 0               |                  | Normally H                                      |       |
| 7          | RES  | 0               |                  | H at reset                                      |       |
| 8          | PDO  | 0               | 0                |                                                 | 0     |
| 9          | PD1  |                 | 0                | Call channel input signal.                      | 0     |
| 10         | PD2  |                 | 0                | 100 Hz, 1 kHz order<br>data output.             | 0     |
| 11         | PD3  |                 | 0                | data output.                                    | 0     |
| 12         | PEO  |                 | 0                | 1 kHz order data output,<br>latch pulse         | 0     |
| 13         | PE1  |                 | 0                | 10 kHz order data output<br>SCAN, HOLD output   | 0     |
| 14         | PE2  |                 | 0                | 100 kHz order data output<br>M, MR output       | 0     |
| 15         | PE3  |                 | 0                | 1 MHz order data output<br>DS, A/B, MODE output | 0     |
| 16         | PF0  |                 | 0                | 100 Hz order data output<br>Latch pulse         | 0     |
| 17         | PF1  |                 | 0                | Not used (open)                                 |       |
| 18         | PF2  |                 | 0                | Not used (open)                                 |       |
| 19         | PF3  |                 | 0                | CALL, MEMORY output                             | 0     |
| 20         | TEST | 0               |                  | Normally H                                      |       |
| 21         | Vcc  | 0               |                  | 5V DC supply                                    |       |



Fig. 9 TC5022BP (Control unit: Q18)

| LNPUT |       |    |    |    | ОСТРСТ |   |    |    |    |   |   |     |   |
|-------|-------|----|----|----|--------|---|----|----|----|---|---|-----|---|
| 18    | R B I | A  | В  | C  | D      |   | h  | ·  | d  | e | ſ | , g |   |
| Н     | *     | *  | *  | *  | *      | L | L  | L  | L  | L | L | L   | ☆ |
| L     | н     | I. | L  | L  | L      | L | ٠L | L  | L  | L | L | L   | н |
| L.    | L     | L  | L  | L  | L      | н | н  | Н  | н  | Н | Н | L   | L |
| L     |       | Н  | L  | L  | L      | L | Н  | н  | L  | L | L | L   | L |
| L     | ٠     | L  | н  | L  | L      | Н | Н  | L  | н  | Н | L | Н   | L |
| L     |       | Н  | Н  | L  | L      | Н | Н  | Н  | H  | L | L | н   | L |
| L     | *     | L  | L. | Н  | L      | L | H  | Н  | L  | L | н | н   | L |
| L     | *     | н  | L  | Н  | L      | н | L  | В  | н  | L | Н | Н   | L |
| L     | *     | L  | Н  | Н  | L      | Н | L  | н  | н  | Н | Н | н   | L |
| L     | *     | Н  | H  | Н  | L      | Н | Н  | Н  | L  | L | н | L   | L |
| L     | *     | L  | Į. | L. | Н      | Н | н  | н  | Н  | Н | н | н   | L |
| L     |       | Н  | L  | L  | Н      | н | Н  | н  | Н  | L | Н | Н   | L |
| l.    |       | L  | н  | Ļ  | н      | Н | н  | Н  | н  | н | Н | L   | L |
| Ĺ.    | *     | н  | н  | L  | Н      | L | н  | Н  | L  | L | L | L,  | L |
| L     | *     | L  | L  | н  | н      | н | Н  | L  | н  | н | L | Н   | L |
| L     | *     | Н  | L  | Н  | Н      | н | Н  | Н  | н  | L | L | Н   | L |
| L     | *     | L  | н  | Н  | Н      | L | Н  | Н  | L, | L | Н | Н   | L |
| L     | *     | н  | н  | Н  | Н      | Н | L  | н, | н  | L | Н | Н   | L |

|            |     |                 | ·                |                   |                                        |       |
|------------|-----|-----------------|------------------|-------------------|----------------------------------------|-------|
| Pin<br>No. | Pin | Input<br>signal | Output<br>signal |                   | Description                            | Pulse |
| 22         | PGO |                 | 0                | A )               |                                        |       |
| 23         | PG1 |                 | 0                | В 1               | 0 kHz order data                       |       |
| 24         | PG2 |                 | 0                | c o               | utput for PLL                          |       |
| 25         | PG3 |                 | 0                | D                 |                                        |       |
| 26         | РНО |                 | 0                | A )               |                                        |       |
| 27         | PH1 |                 | 0                | B 1               | 00 kHz order data                      |       |
| 28         | PH2 |                 | 0                | c   °             | utput for PLL                          |       |
| 29         | РН3 |                 | 0                | D                 |                                        |       |
| 30         | PIO |                 | 0                | A )               |                                        |       |
| 31         | PI1 |                 | 0                | H )               | 1Hz order data<br>utput for PLL        |       |
| 32         | PI2 |                 | 0                | c )               |                                        |       |
| 33         | PAO | 0               |                  | Encode            | r input, clock                         |       |
| 34         | PA1 | 0               |                  | Encode            | r input, UP/DOWN                       |       |
| 35         | PA2 | 0               |                  | Normal<br>operati | ly H, L at MIC UP<br>on                |       |
| 36         | РАЗ | 0               | _                |                   | ly H, L at MIC<br>operation            |       |
| 37         | PB0 | 0               |                  |                   | AN, MODE-FM1,<br>RY 1, 5CH pulse input | 0     |
| 38         | PB1 | 0               |                  |                   | DE-FM2, MEMORY 2,<br>Ise input         | 0     |
| 39         | PB2 | 0               |                  |                   | MEMORY<br>Ise input                    | 0     |
| 40         | P83 | 0               |                  |                   | H, MEMORY,<br>Ise input                | 0     |
| 41         | Vss |                 |                  | Ground            | ed                                     |       |
| 42         | CLO |                 |                  | Clock si          | gnal 400 kHz                           |       |

output ports become L level, minimizing power consumption. When the POWER SW is turned ON, the INT terminal and UP/DOWN input terminal become H level, and the micro-computer resumes at its original condition. The input port B (pins 37-40) is momentarily set to L level by Q2 and Q4 to insure backup operation even when other switches remain ON. Backup operation is also assured during scan operation, since the scan is stopped by Q3 when the POWER SW is turned OFF.

| f g l<br>e c | b S |    |    |    |
|--------------|-----|----|----|----|
| D1           | D2  | D3 | D4 | D5 |

| Symbol    | Pin     | Description                                                                                                                                 |
|-----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|
| IN1 ~ IN4 | Input   | 4-bit input terminal                                                                                                                        |
| A01 ~ A04 | Output  | Output terminal for data latched by clock pulse CKA                                                                                         |
| B01 ~ B04 | Output  | Output terminal for data latched by clock pulse CKB                                                                                         |
| CKA       | Clock A | Clock signal terminal for latching<br>4-bit input signal in 4-bit flip flop A.<br>Input signal is latched at the rising of<br>clock signal. |
| СКВ       | Clock B | Clock signal terminal for latching<br>4-bit input signal in 4-bit flip flop B.<br>Input signal is latched at the rising of<br>clock signal. |

| Pin No. | Address         | Pin No. | Address |
|---------|-----------------|---------|---------|
| 1       | D5, Dp2 Cathode | 9       | e Anode |
| 2       | D4 Cathode      | 10      | d Anode |
| 3       | D3 Cathode      | 11      | c Anode |
| 4       | D2 Cathode      | 12      | g Anode |
| 5       | D1, Dp1 Cathode | 13      | b Anode |
| 6       | Орел            | 14      | a Anode |
| 7       | Dp1. Dp2 Anode  | 15      | f Anode |
| 8       | Dp1. Dp2 Anode  |         |         |

Table 9. Function of MN 1201A (Control Unit: Q16)



7 14 13 11 10 9 15 12 8

Fig. 11 5 digit LED D101 : SL1502

For Service Manuals Contact
MAURITRON TECHNICAL SERVICES
8 Cherry Tree Rd, Chinnor
Oxon OX9 4QY
Tel:- 01844-351694 Fax:- 01844-352554
Email:- enquiries@mauritron.ou.uk







#### **OUTSIDE VIEWS**

#### < FRONT PANEL> TR-9000 (K)



#### < REAR PANEL> TR-9000 (K)



#### PC BOARD VIEWS

For Service Manuals Contact
MAURITRON TECHNICAL SERVICES 8 Cherry Tree Rd, Chinnor Oxon OX9 4QY
Tel:- 01844-351694 Fax:- 01844-352554
Email:- enquiries@mauritron.co.uk

▼ SWITCH UNIT (X41-1290-11) PARTS LIST: Page 19



▼ FINAL UNIT (X45-1140-00) (W)(T)(X) PARTS LIST: Page 20 (X45-1140-11)(K)



Q1,2,4:2SC1815(Y) Q3:2SA1015(Y) Q5:M57713 D1:MI402 D2:1S2588 D3,4:1N60 D5:1S1555 D6:U05B



#### PC BOARD VIEWS

▼ MODE (J25-2714-04)

▼ TX OFF SET (J25-2744-04)

▼ MEMORY (J25-2715-04)





▼ SCAN (J25-2716-24)





▼ SIDE TONE UNIT (X52-1140-10)
PARTS LIST: Page 21



Q1: 2SC1775(E) D1: 1S1555



2SC460(B)

▼ CAR UNIT (X50-1630-11)
PARTS LIST: Page 21



Q1,2.2SC460(B) D1~5:1S1555

## For Service Manuals Contact MAURITRON TECHNICAL SERVICES 8 Cherry Tree Rd, Chinnor Oxon OX9 4QY Tel:- 01844-351694 Fax:- 01844-352554 Email:- enquiries@mauritron.co.uk

#### PC BOARD VIEW

▲ PLL UNIT (X50-1620-00)(W)(T) (X50-1620-11)(K)(X)



)

Fix this portion in place with silicone.

#### **CIRCUIT DIAGRAM**

PLL Unit (X50-1620-00)(W)(T) (X50-1620-11)(K)(X) PARTS LIST: Page 20



For Service Manuals Contact
MAURITRON TECHNICAL SERVICES
8 Cherry Tree Rd, Chinnor
Oxon OX9 4QY
Tel:- 01844-351694 Fax:- 01844-35254
Email:- enquiries@mauritron.co.uk

#### PC BOARD VIEW

▼ CONTROL UNIT (X53-1160-11) (K) (X53-1160-61 (W)(T) (X53-1160-71) (X)



**CIRCUIT DIAGRAM** CONTROL UNIT (X53-1160-11) (K) (X53-1160-61) (W)(T) (X53-1160-71)(X) PARTS LIST: Page 22 "PD650C-021 10 1 23 NJM78L06K 2SA1015(Y) 2SC1815(Y) 0 • **⊚**